# Department of Electrical and Computer Engineering The University of Texas at Austin

EE 360N, Spring 2009 Yale Patt, Instructor Ramapriyan Chakravarthy, Khubaib, Vivekanand Venugopal, TAs Exam 2, April 29, 2009

Name:\_\_\_\_\_

| Problem 1 (25 points): |  |
|------------------------|--|
| Problem 2 (15 points): |  |
| Problem 3 (15 points): |  |
| Problem 4 (20 points): |  |
| Problem 5 (25 points): |  |
| Total (100 points):    |  |

Note: Please be sure that your answers to all questions (and all supporting work that is required) are contained in the space provided.

Note: Please be sure your name is recorded on each sheet of the exam.

# **GOOD LUCK!**

# Problem 1 (25 points)

**Part a (5 points):** A dynamic branch predictor introduced by Jim Smith at ISCA in 1981 involved the following state diagram. Depending on which state it is in at any particular time, a branch will be predicted as taken or not taken.

Complete the state diagram by (a) labeling each arc, thereby indicating what causes the branch predictor to transfer from one state to another, and (b) writing "Predict taken" or "Predict not taken" inside each state, thereby indicating the branch prediction that will occur when a branch is fetched and decoded and the branch predictor is in each of the four states.



**Part b** (5 points): The Cray I did not have a data cache because its designer Seymour Cray did not like a particular property of data caches. Name the property.



Instead the Cray I provided a structure that did not have that property and served to some extent the same purpose as a data cache. Name the structure.

#### **Problem 1 continued**

**Part c (7 points):** We wish to design a 64 KB physical cache for an ISA having a 4KB page size. We want to keep the TLB out of the critical path, but refuse to add the complexity of a virtually indexed, physically tagged cache. What is the **minimum** associativity of our design that satisfies the above constraints?

| Answer: |  |
|---------|--|
|---------|--|

**Part d (8 points):** A CMP processor consists of 8 simple cores on a single chip. A program consists of code that is 80% parallelizable. What is the speed-up obtained by executing this program on the 8-core chip versus running it on a chip that only has a single simple core.

Suppose instead we execute this program on a chip where 4 of the 8 simple cores have been replaced by one heavyweight core that processes 2.5 times faster than a simple core. What is the speed-up of running on this chip versus running on a chip that has eight simple cores. Assume that when the chip is processing the parallelizable code, the heavyweight core is idle.

Answer:

Name:\_\_\_\_\_

#### Problem 2 (15 points)

In class, we discussed an IEEE-type, 6-bit floating point data type. In this problem, we grow to 9 bits: 5 bits for exponent, 3 bits for fraction. Exponent is represented with an excess-15 code.

Part a (5 points): What is the value of the number represented below?

|  |  | Answer: |
|--|--|---------|
|--|--|---------|

**Part b (5 points):** The value 51/32 can not be represented exactly with this format. Round 51/32 to nearest, and show the representation of the rounded value below.



What is the value of the rounded result?

Answer:

**Part c (5 points):** Can we represent 51/32 exactly with a 9-bit, IEEE-type floating point data type if we reallocate the number of bits to exponent and fraction.

If **Yes**, specify a format:

| Exponent: |  |
|-----------|--|
| Fraction: |  |

and show the exact representation of 51/32 in that format:

Excess-code:



If No, explain why not?

#### Problem 3 (15 points)

A processor makes seven successive READ accesses to its physical memory system (PA is 12 bits). The addresses, in random order, are shown below:

x428, x364, x126, x102, x46C, x12B, x265.

Your job is to identify the sequence of the accesses, and fill in the table below with the addresses of each of the seven reads in their correct sequence.

| 1st | 2nd | 3rd | 4th | 5th | 6th | 7th |
|-----|-----|-----|-----|-----|-----|-----|
|     |     |     |     |     |     |     |

Some information that may be useful:

1. Only the 2nd, 3rd, 5th, 6th, and 7th accesses were seen on the memory bus.

2. The processor has a 512 byte, 2-way set associative, write-through cache with perfect LRU replacement. The line size is 16 bytes.

3. A snapshot of the tag store before the 1st of the seven reads and a snapshot of the tag store after the 7th read are shown below. The only part shown in a tag store entry is the tag. You can assume it is valid. Many of the tag store entries unnecessary to solving this problem are not shown in order to reduce the clutter.

|        | Way 0 | Way 1 | LRU |
|--------|-------|-------|-----|
| Set 0  | 1     | 4     | 1   |
| Set 1  |       |       | 0   |
| Set 2  | 6     | 5     | 0   |
| Set 3  |       |       | 0   |
| Set 4  |       |       | 0   |
| Set 5  |       |       | 0   |
| Set 6  |       |       | 0   |
| Set 7  |       |       | 0   |
| Set 8  |       |       | 0   |
| Set 9  |       |       | 0   |
| Set 10 | 9     | 8     | 0   |
| Set 11 |       |       | 0   |
| Set 12 |       |       | 0   |
| Set 13 |       |       | 0   |
| Set 14 |       |       | 0   |
| Set 15 |       |       | 0   |

#### BEFORE

#### AFTER

|        | Way 0 | Way 1 | LRU |
|--------|-------|-------|-----|
| Set 0  | 1     | 4     | 1   |
| Set 1  |       |       | 0   |
| Set 2  | 1     | 4     | 1   |
| Set 3  |       |       | 0   |
| Set 4  |       |       | 0   |
| Set 5  |       |       | 0   |
| Set 6  | 3     | 4     | 0   |
| Set 7  |       |       | 0   |
| Set 8  |       |       | 0   |
| Set 9  |       |       | 0   |
| Set 10 | 9     | 8     | 0   |
| Set 11 |       |       | 0   |
| Set 12 |       |       | 0   |
| Set 13 |       |       | 0   |
| Set 14 |       |       | 0   |
| Set 15 |       |       | 0   |

**P0** 

#### Problem 4 (20 points)

Two processors (P0 and P1) and one memory unit share an asynchronous bus. Either processor can request data at an address. If the other processor has the data, it supplies it. If not, the memory supplies it.

Your job in this problem will be to construct (a) the transaction timing diagram to show data supplied by the other processor, (b) the transaction timing diagram to show data supplied by the memory, (c) the asynchronous state diagram for each identical processor, and (d) the asynchronous state diagram for the memory controller.

Recall the transaction timing diagram discussed in class:



In our case, we have replaced the SSYN signal with a SSYN1 signal that each processor has and an SSYN2 signal that the memory controller has. We have also added a P signal denoting whether or not the "other" processor can supply the data requested.

Complete the transation timing diagrams below, assuming P0 is the master:

MEMORY

| Part a (5 points): | Show the Transaction Timing Diagram when |
|--------------------|------------------------------------------|
|                    | data is supplied by the Processor P1.    |

P1

BBSY, MSYN, A

Part b (5 points): Show the Transaction Timing Diagram when data is supplied by the Memory.



## Problem 4 continued

**Part c (5 points)** Complete the state machine of the master for the transaction part of the bus cycle, once the master has secured the bus:



Part d (5 points) Complete the state machine of the memory controller for the transaction part of the bus cycle.



## Problem 5 (25 points)

The diagram below shows a snapshot at a particular point in time of various parts of the microarchitecture for an implementation supporting out-of-order execution in the spirit of Tomasulo.

Note that both the adder and multiplier are pipelined, the adder has three stages and the multiplier has four stages. At the particular point in time when the snapshot was taken, the adder had only one instruction in the pipeline (i.e., in the final stage). The multiplier had two instructions in the pipeline, one in the final stage, one in stage 2. Note that the multiplier and adder have separate output data buses, which allow both an add result and a multiply result to update in the same cycle.

The adder has two reservation stations, the multiplier has four reservation stations. An instruction continues to occupy a reservation station slot until it completes execution and its result is written to its destination register. Assume no data forwarding.

The processor has been supplied with a six instruction program segment. Instructions are fetched, decoded and executed as discussed in class.

**Your job:** Complete the table identifying the six instructions, their opcodes (ADD, MUL), and their register operands (Rd, Rs1, Rs2). Also, show which stage of processing each instruction is in (F,D,E,WB) during each cycle. Finally identify the cycle when the snapshot of the microarchitecture was taken.

You might find it useful to start by attempting to draw a dataflow graph of the 6 instructions.



In which cycle was the snapshot taken?



Name:\_\_\_\_\_

Intentionally left blank